summaryrefslogtreecommitdiff
path: root/instr-table.tex
Commit message (Expand)AuthorAge
* Add rdcycleh etc. for RV32Gravatar Andrew Waterman2014-03-18
* New FP encodingGravatar Andrew Waterman2014-03-11
* Add fclass.{s|d} instructionsGravatar Andrew Waterman2014-03-06
* swap JAL/JALR againGravatar Andrew Waterman2014-01-13
* New RDCYCLE encodingGravatar Andrew Waterman2013-12-09
* New privileged ISAGravatar Andrew Waterman2013-11-25
* add missing imm for storesGravatar Yunsup Lee2013-11-22
* fix slli/slliw encoding bugGravatar Yunsup Lee2013-11-21
* changes to the instr-tableGravatar Yunsup Lee2013-10-29
* Fix funct field in tables.Gravatar Andrew Waterman2013-09-21
* Update ISA encodingGravatar Andrew Waterman2013-09-21
* Rename MTFSR/MFFSR to FSSR/FRSRGravatar Andrew Waterman2013-08-06
* HW ignores upper bits of fence, but SW supplies 0Gravatar Andrew Waterman2013-07-31
* Swap J and JALR encodingsGravatar Andrew Waterman2013-07-31
* tweaksGravatar Yunsup Lee2013-07-26
* Factor out Hwacha/RVC and rename MFTX/MXTF to FMVGravatar Andrew Waterman2013-07-26
* Refactor parse-opcodesGravatar Andrew Waterman2013-07-25
* add auipc, lr, scGravatar Andrew Waterman2013-04-17
* change vector fence names/encodingGravatar Andrew Waterman2012-03-18
* opcodes cleanupGravatar Yunsup Lee2012-03-13
* temporary undoing of renamingGravatar Andrew Waterman2011-06-19
* Renamed packagesGravatar Andrew Waterman2011-06-19
* [opcodes,pk,sim,xcc] resolve a conflictGravatar Yunsup Lee2011-05-15
* [libs,opcodes,pk,sim,xcc] add mov*,fmov*, shuffle vec instsGravatar Yunsup Lee2011-05-15
* tweaked encoding of rdcycle & cousinsGravatar Andrew Waterman2011-05-13
* [opcodes,pk,sim,xcc] fix utidx - add rdGravatar Yunsup Lee2011-04-06
* [opcodes,pk,sim,xcc] add stop,utidx instructionsGravatar Yunsup Lee2011-04-04
* [opcodes,pk,sim,xcc] add fence instructions for vector unitGravatar Yunsup Lee2011-04-04
* [opcodes] fixed up instruction tableGravatar Andrew Waterman2011-03-25
* [xcc,pk,opcodes,sim] updated encoding/insn namesGravatar Andrew Waterman2011-03-25
* [xcc,opcodes,pk,sim] krste's re-renaming spreeGravatar Andrew Waterman2011-02-15
* [xcc,sim,opcodes] removed mtflh/mffl/mffhGravatar Andrew Waterman2011-02-15
* [sim,xcc,opcodes] added back mtflh.dGravatar Andrew Waterman2011-02-02
* [opcodes,pk,sim,xcc] synci now bombs whole icacheGravatar Andrew Waterman2011-02-02
* [xcc,opcodes,pk,sim] cleanup to FP ISAGravatar Andrew Waterman2011-02-01
* [sim,opcodes] add mulhsu instructionGravatar Andrew Waterman2011-01-25
* [opcodes,pk,sim,xcc] great renumbering of 2011, part deuxGravatar Andrew Waterman2011-01-25
* [sim, pk, xcc, opcodes] great instruction renaming of 2011Gravatar Andrew Waterman2011-01-20
* [opcodes, sim, xcc] made *w insns illegal in RV32Gravatar Andrew Waterman2011-01-18
* [opcodes, pk, sim, xcc] removed nor, normalized macros to addiGravatar Andrew Waterman2011-01-17
* [opcodes,pk,sim,xcc] flip fields to favor little endianGravatar Yunsup Lee2011-01-03
* [opcodes, pk, sim, xcc] Tweaked FP encodingGravatar Andrew Waterman2010-11-21
* [opcodes] generate latex and verilog correctlyGravatar Andrew Waterman2010-11-21
* [xcc, sim, pk, opcodes] new instruction encoding!Gravatar Andrew Waterman2010-11-21
* [opcodes, pk, sim, xcc] made jumps shorter and PC-relativeGravatar Andrew Waterman2010-11-21
* [opcodes] add latex table for rm stuffGravatar Yunsup Lee2010-10-31
* [sim,xcc,pk,opcodes] static rounding modes for FP insnsGravatar Andrew Waterman2010-10-25
* [opcodes] changed formatting of optab section headersGravatar Andrew Waterman2010-10-20
* [pk, sim] added FPU emulation support to proxy kernelGravatar Andrew Waterman2010-10-15
* [xcc] modified opcodes for better FP decode mappingGravatar Andrew Waterman2010-10-07