aboutsummaryrefslogtreecommitdiff
path: root/etc/compile-by-zinc/femulScheduled.log
blob: 70e059c1d0c78e902f0744cf2933ee67c12db3d2 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
λ '(x10, x11, x9, x7, x5, (x18, x19, x17, x15, x13))%core,
uint128_t x20 = (uint128_t) x5 * x13; // MULX r64,r64,r64, start: 0, end: 4
uint128_t x21 = (uint128_t) x5 * x15; // MULX r64,r64,r64, start: 1, end: 5
uint128_t x24 = (uint128_t) x5 * x17; // MULX r64,r64,r64, start: 2, end: 6
uint128_t x29 = (uint128_t) x5 * x19; // MULX r64,r64,r64, start: 3, end: 7
uint128_t x36 = (uint128_t) x5 * x18; // MULX r64,r64,r64, start: 4, end: 8
uint128_t x22 = (uint128_t) x7 * x13; // MULX r64,r64,r64, start: 5, end: 9
uint128_t x27 = (uint128_t) x7 * x15; // MULX r64,r64,r64, start: 6, end: 10
uint128_t x32 = (uint128_t) x7 * x17; // MULX r64,r64,r64, start: 7, end: 11
uint128_t x41 = (uint128_t) x7 * x19; // MULX r64,r64,r64, start: 8, end: 12
uint128_t x23 = x21 + x22; // ADD; ADC(X), start: 9, end: 11
uint128_t x25 = (uint128_t) x9 * x13; // MULX r64,r64,r64, start: 9, end: 13
uint128_t x34 = (uint128_t) x9 * x15; // MULX r64,r64,r64, start: 10, end: 14
uint128_t x43 = (uint128_t) x9 * x17; // MULX r64,r64,r64, start: 11, end: 15
uint128_t x30 = (uint128_t) x11 * x13; // MULX r64,r64,r64, start: 12, end: 16
uint128_t x26 = x24 + x25; // ADD; ADC(X), start: 13, end: 15
uint128_t x39 = (uint128_t) x11 * x15; // MULX r64,r64,r64, start: 13, end: 17
uint128_t x37 = (uint128_t) x10 * x13; // MULX r64,r64,r64, start: 14, end: 18
uint128_t x28 = x26 + x27; // ADD; ADC(X), start: 15, end: 17
uint64_t x45 = x10 * 0x13; // IMUL r64,r64,i, start: 15, end: 18
uint128_t x31 = x29 + x30; // ADD; ADC(X), start: 16, end: 18
uint64_t x48 = x11 * 0x13; // IMUL r64,r64,i, start: 16, end: 19
uint64_t x47 = x9 * 0x13; // IMUL r64,r64,i, start: 17, end: 20
uint128_t x33 = x31 + x32; // ADD; ADC(X), start: 18, end: 20
uint128_t x38 = x36 + x37; // ADD; ADC(X), start: 18, end: 20
uint64_t x46 = x7 * 0x13; // IMUL r64,r64,i, start: 18, end: 21
uint128_t x49 = (uint128_t) x45 * x15; // MULX r64,r64,r64, start: 19, end: 23
uint128_t x35 = x33 + x34; // ADD; ADC(X), start: 20, end: 22
uint128_t x40 = x38 + x39; // ADD; ADC(X), start: 20, end: 22
uint128_t x53 = (uint128_t) x47 * x19; // MULX r64,r64,r64, start: 20, end: 24
uint128_t x61 = (uint128_t) x48 * x19; // MULX r64,r64,r64, start: 21, end: 25
uint128_t x42 = x40 + x41; // ADD; ADC(X), start: 22, end: 24
uint128_t x63 = (uint128_t) x45 * x19; // MULX r64,r64,r64, start: 22, end: 26
uint128_t x50 = x20 + x49; // ADD; ADC(X), start: 23, end: 25
uint128_t x51 = (uint128_t) x46 * x18; // MULX r64,r64,r64, start: 23, end: 27
uint128_t x44 = x42 + x43; // ADD; ADC(X), start: 24, end: 26
uint128_t x59 = (uint128_t) x47 * x18; // MULX r64,r64,r64, start: 24, end: 28
uint128_t x65 = (uint128_t) x48 * x18; // MULX r64,r64,r64, start: 25, end: 29
uint128_t x55 = (uint128_t) x48 * x17; // MULX r64,r64,r64, start: 26, end: 30
uint128_t x64 = x28 + x63; // ADD; ADC(X), start: 26, end: 28
uint128_t x52 = x50 + x51; // ADD; ADC(X), start: 27, end: 29
uint128_t x57 = (uint128_t) x45 * x17; // MULX r64,r64,r64, start: 27, end: 31
uint128_t x67 = (uint128_t) x45 * x18; // MULX r64,r64,r64, start: 28, end: 32
uint128_t x54 = x52 + x53; // ADD; ADC(X), start: 29, end: 31
uint128_t x66 = x64 + x65; // ADD; ADC(X), start: 29, end: 31
uint128_t x56 = x54 + x55; // ADD; ADC(X), start: 31, end: 33
uint128_t x58 = x23 + x57; // ADD; ADC(X), start: 31, end: 33
uint128_t x60 = x58 + x59; // ADD; ADC(X), start: 33, end: 35
uint128_t x68 = x35 + x67; // ADD; ADC(X), start: 33, end: 35
uint64_t x69 = (uint64_t) (x56 >> 0x33); // SHRD r,r,i, start: 33, end: 36
uint64_t x70 = (uint64_t) x56 & 0x7ffffffffffff; // AND, start: 33, end: 34
uint128_t x62 = x60 + x61; // ADD; ADC(X), start: 35, end: 37
uint128_t x71 = x69 + x62; // ADD; ADC(X), start: 37, end: 39
uint64_t x72 = (uint64_t) (x71 >> 0x33); // SHRD r,r,i, start: 39, end: 42
uint64_t x73 = (uint64_t) x71 & 0x7ffffffffffff; // AND, start: 39, end: 40
uint128_t x74 = x72 + x66; // ADD; ADC(X), start: 42, end: 44
uint64_t x75 = (uint64_t) (x74 >> 0x33); // SHRD r,r,i, start: 44, end: 47
uint64_t x76 = (uint64_t) x74 & 0x7ffffffffffff; // AND, start: 44, end: 45
uint128_t x77 = x75 + x68; // ADD; ADC(X), start: 47, end: 49
uint64_t x78 = (uint64_t) (x77 >> 0x33); // SHRD r,r,i, start: 49, end: 52
uint64_t x79 = (uint64_t) x77 & 0x7ffffffffffff; // AND, start: 49, end: 50
uint128_t x80 = x78 + x44; // ADD; ADC(X), start: 52, end: 54
uint64_t x81 = (uint64_t) (x80 >> 0x33); // SHRD r,r,i, start: 54, end: 57
uint64_t x82 = (uint64_t) x80 & 0x7ffffffffffff; // AND, start: 54, end: 55
uint64_t x83 = 0x13 * x81; // IMUL r64,r64,i, start: 57, end: 60
uint64_t x84 = x70 + x83; // ADD, start: 60, end: 61
uint64_t x85 = x84 >> 0x33; // SHR r,i, start: 61, end: 62
uint64_t x86 = x84 & 0x7ffffffffffff; // AND, start: 61, end: 62
uint64_t x87 = x85 + x73; // ADD, start: 62, end: 63
uint64_t x88 = x87 >> 0x33; // SHR r,i, start: 63, end: 64
uint64_t x89 = x87 & 0x7ffffffffffff; // AND, start: 63, end: 64
uint64_t x90 = x88 + x76; // ADD, start: 64, end: 65
return (x82, x79, x90, x89, x86))