aboutsummaryrefslogtreecommitdiff
path: root/etc/compile-by-zinc/femulDisplayScheduled0.log
blob: bb5558197b703dcce2f61c3a57c25a216b49435a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
// Convention is low_reg:high_reg
r15 <- LOAD x10;
r14 <- LOAD x13;
r13:r12 <- MULX r15, r14; // x37_tmp = x10 * x13
r14 <- MOV r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15 <- MOV r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
r15 <- MULX r15, 0x13; // x45 = x10 * 0x13
r11 <- LOAD x15;
r12:r13 <- MULX r15, r11; // x49_tmp = x45 * x15
r11 <- MOV r13; // bucket: x50_high + x52_high + x54_high + x56_high
r15 <- MOV r12; // bucket: x50_low + x52_low + x54_low + x56_low
r10 <- LOAD x17;
r13:r12 <- MULX r15, r10; // x57_tmp = x45 * x17
r10 <- MOV r12; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9 <- MOV r13; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
r8 <- LOAD x19;
r12:r13 <- MULX r15, r8; // x63_tmp = x45 * x19
r8 <- MOV r13; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP <- MOV r12; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
RDI <- LOAD x18;
r13:r12 <- MULX r15, RDI; // x67_tmp = x45 * x18
RDI <- MOV r12; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI <- MOV r13; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
RDX <- LOAD x11;
r12:r13 <- MULX RDX, r14; // x30_tmp = x11 * x13
RDI <- ADX RDI, r13; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI, (cx77) <- ADD RSI, r12; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
r13:r12 <- MULX RDX, r11; // x39_tmp = x11 * x15
r14 <- ADX r14, r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15, (cx80) <- ADD r15, r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
RDX <- MULX RDX, 0x13; // x48 = x11 * 0x13
r12:r13 <- MULX RDX, r10; // x55_tmp = x48 * x17
r11 <- ADX r11, r13; // bucket: x50_high + x52_high + x54_high + x56_high
r15, (cx56) <- ADD r15, r12; // bucket: x50_low + x52_low + x54_low + x56_low
r13:r12 <- MULX RDX, r8; // x61_tmp = x48 * x19
r10 <- ADX r10, r12; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9, (cx71) <- ADD r9, r13; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
r12:r13 <- MULX RDX, RDI; // x65_tmp = x48 * x18
r8 <- ADX r8, r13; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP, (cx74) <- ADD RBP, r12; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
RDX <- LOAD x9;
r13:r12 <- MULX RDX, r14; // x25_tmp = x9 * x13
r8 <- ADX r8, r12; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP, (cx74) <- ADC (cx74), RBP, r13; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
r12:r13 <- MULX RDX, r11; // x34_tmp = x9 * x15
RDI <- ADX RDI, r13; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI, (cx77) <- ADC (cx77), RSI, r12; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
r13:r12 <- MULX RDX, r10; // x43_tmp = x9 * x17
r14 <- ADX r14, r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15, (cx80) <- ADC (cx80), r15, r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
RDX <- MULX RDX, 0x13; // x47 = x9 * 0x13
r12:r13 <- MULX RDX, r8; // x53_tmp = x47 * x19
r11 <- ADX r11, r13; // bucket: x50_high + x52_high + x54_high + x56_high
r15, (cx56) <- ADC (cx56), r15, r12; // bucket: x50_low + x52_low + x54_low + x56_low
r13:r12 <- MULX RDX, RDI; // x59_tmp = x47 * x18
r10 <- ADX r10, r12; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9, (cx71) <- ADC (cx71), r9, r13; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
RDX <- LOAD x7;
r12:r13 <- MULX RDX, r14; // x22_tmp = x7 * x13
r10 <- ADX r10, r13; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9, (cx71) <- ADC (cx71), r9, r12; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
r13:r12 <- MULX RDX, r11; // x27_tmp = x7 * x15
r8 <- ADX r8, r12; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP, (cx74) <- ADC (cx74), RBP, r13; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
r12:r13 <- MULX RDX, r10; // x32_tmp = x7 * x17
RDI <- ADX RDI, r13; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI, (cx77) <- ADC (cx77), RSI, r12; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
r13:r12 <- MULX RDX, r8; // x41_tmp = x7 * x19
r14 <- ADX r14, r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15, (cx80) <- ADC (cx80), r15, r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
RDX <- MULX RDX, 0x13; // x46 = x7 * 0x13
r12:r13 <- MULX RDX, RDI; // x51_tmp = x46 * x18
r11 <- ADX r11, r13; // bucket: x50_high + x52_high + x54_high + x56_high
r15, (cx56) <- ADC (cx56), r15, r12; // bucket: x50_low + x52_low + x54_low + x56_low
RDX <- LOAD x5;
r13:r12 <- MULX RDX, r14; // x20_tmp = x5 * x13
r11 <- ADX r11, r12; // bucket: x50_high + x52_high + x54_high + x56_high
r15, (cx56) <- ADC (cx56), r15, r13; // bucket: x50_low + x52_low + x54_low + x56_low
r11 <- ADCX (cx56), r11, 0x0; // bucket: x50_high + x52_high + x54_high + x56_high
r15 <- AND r15, 0x7ffffffffffff; // x70 = x56_low & 0x7ffffffffffff
r12:r13 <- MULX RDX, r11; // x21_tmp = x5 * x15
r11 <- SHR r15:r11, 0x33; // x69 = x56_low:x56_high >> 0x33
r9, (cx71) <- ADC (cx71), r9, r11; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
r10 <- ADX r10, r13; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9, (cx71) <- ADC (cx71), r9, r12; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low
r10 <- ADCX (cx71), r10, 0x0; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high
r9 <- AND r9, 0x7ffffffffffff; // x73 = x71_low & 0x7ffffffffffff
r13:r12 <- MULX RDX, r10; // x24_tmp = x5 * x17
r10 <- SHR r9:r10, 0x33; // x72 = x71_low:x71_high >> 0x33
RBP, (cx74) <- ADC (cx74), RBP, r10; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
r8 <- ADX r8, r12; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP, (cx74) <- ADC (cx74), RBP, r13; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low
r8 <- ADCX (cx74), r8, 0x0; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high
RBP <- AND RBP, 0x7ffffffffffff; // x76 = x74_low & 0x7ffffffffffff
r12:r13 <- MULX RDX, r8; // x29_tmp = x5 * x19
r8 <- SHR RBP:r8, 0x33; // x75 = x74_low:x74_high >> 0x33
RSI, (cx77) <- ADC (cx77), RSI, r8; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
RDI <- ADX RDI, r13; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI, (cx77) <- ADC (cx77), RSI, r12; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low
RDI <- ADCX (cx77), RDI, 0x0; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high
RSI <- AND RSI, 0x7ffffffffffff; // x79 = x77_low & 0x7ffffffffffff
r13:r12 <- MULX RDX, RDI; // x36_tmp = x5 * x18
RDI <- SHR RSI:RDI, 0x33; // x78 = x77_low:x77_high >> 0x33
r15, (cx80) <- ADC (cx80), r15, RDI; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
r14 <- ADX r14, r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15, (cx80) <- ADC (cx80), r15, r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low
r14 <- ADCX (cx80), r14, 0x0; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high
r15 <- AND r15, 0x7ffffffffffff; // x82 = x80_low & 0x7ffffffffffff
r14 <- SHR r15:r14, 0x33; // x81 = x80_low:x80_high >> 0x33
r14 <- MULX r14, 0x13; // x83 = x81 * 0x13
r15 <- ADX r15, r14; // x84 = x70 + x83
r15 <- SHR r15, 0x33; // x85 = x70 >> 0x33
r14 <- AND r15, 0x7ffffffffffff; // x86 = x84 & 0x7ffffffffffff
r15 <- ADX r15, r9; // x87 = x85 + x73
r15 <- SHR r15, 0x33; // x88 = x85 >> 0x33
r9 <- AND r15, 0x7ffffffffffff; // x89 = x87 & 0x7ffffffffffff
r15 <- ADX r15, RBP; // x90 = x88 + x76