From c2c87235121f071eeca2b137b7a5a9a3dc0a970c Mon Sep 17 00:00:00 2001 From: Jason Gross Date: Tue, 5 Sep 2017 01:50:11 -0400 Subject: WIP --- etc/compile-by-zinc/femulDisplayScheduled0.log | 28 +++++++++++++++------- .../make-graph-with-reg-by-ac-buckets.py | 2 +- 2 files changed, 20 insertions(+), 10 deletions(-) (limited to 'etc') diff --git a/etc/compile-by-zinc/femulDisplayScheduled0.log b/etc/compile-by-zinc/femulDisplayScheduled0.log index 2d6bcff17..efe70652a 100644 --- a/etc/compile-by-zinc/femulDisplayScheduled0.log +++ b/etc/compile-by-zinc/femulDisplayScheduled0.log @@ -1,5 +1,7 @@ // Convention is low_reg:high_reg -r15 <- LOAD x10;r14 <- LOAD x13;r13:r12 <- MULX r15, r14; // x37_tmp = x10 * x13 +r15 <- LOAD x10; +r14 <- LOAD x13; +r13:r12 <- MULX r15, r14; // x37_tmp = x10 * x13 r14 <- MOV r12; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high r15 <- MOV r13; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low r14 <- ADCX (cx80), r14, 0x0; // bucket: x38_high + x40_high + x42_high + x44_high + x80_high @@ -7,7 +9,8 @@ r14 <- ADX r14, c0; // bucket: x38_high + x40_high + x42_high + x44_high + x80_h r14 <- SHR r15:r14, 0x33; // x81 = x80_low:x80_high >> 0x33 r15 <- AND r15, 0x7ffffffffffff; // x82 = x80_low & 0x7ffffffffffff r15 <- MULX r15, 0x13; // x45 = x10 * 0x13 -r11 <- LOAD x15;r12:r13 <- MULX r15, r11; // x49_tmp = x45 * x15 +r11 <- LOAD x15; +r12:r13 <- MULX r15, r11; // x49_tmp = x45 * x15 r11 <- MOV r13; // bucket: x50_high + x52_high + x54_high + x56_high r15 <- MOV r12; // bucket: x50_low + x52_low + x54_low + x56_low r11 <- ADCX (cx56), r11, 0x0; // bucket: x50_high + x52_high + x54_high + x56_high @@ -15,7 +18,8 @@ r11 <- ADX r11, c0; // bucket: x50_high + x52_high + x54_high + x56_high r11 <- SHR r15:r11, 0x33; // x69 = x56_low:x56_high >> 0x33 r9 <- MOV r11; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low r15 <- AND r15, 0x7ffffffffffff; // x70 = x56_low & 0x7ffffffffffff -r10 <- LOAD x17;r13:r12 <- MULX r15, r10; // x57_tmp = x45 * x17 +r10 <- LOAD x17; +r13:r12 <- MULX r15, r10; // x57_tmp = x45 * x17 r10 <- MOV r12; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high r9, (cx71) <- ADD r9, r13; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low r10 <- ADCX (cx71), r10, 0x0; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high @@ -29,7 +33,8 @@ r14 <- AND r15, 0x7ffffffffffff; // x86 = x84 & 0x7ffffffffffff r15 <- ADX r15, r9; // x87 = x85 + x73 r15 <- SHR r15, 0x33; // x88 = x85 >> 0x33 r9 <- AND r15, 0x7ffffffffffff; // x89 = x87 & 0x7ffffffffffff -r8 <- LOAD x19;r12:r13 <- MULX r15, r8; // x63_tmp = x45 * x19 +r8 <- LOAD x19; +r12:r13 <- MULX r15, r8; // x63_tmp = x45 * x19 r8 <- MOV r13; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high RBP, (cx74) <- ADD RBP, r12; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low r8 <- ADCX (cx74), r8, 0x0; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high @@ -38,7 +43,8 @@ r8 <- SHR RBP:r8, 0x33; // x75 = x74_low:x74_high >> 0x33 RSI <- MOV r8; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low RBP <- AND RBP, 0x7ffffffffffff; // x76 = x74_low & 0x7ffffffffffff r15 <- ADX r15, RBP; // x90 = x88 + x76 -RDI <- LOAD x18;r13:r12 <- MULX r15, RDI; // x67_tmp = x45 * x18 +RDI <- LOAD x18; +r13:r12 <- MULX r15, RDI; // x67_tmp = x45 * x18 RDI <- MOV r12; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high RSI, (cx77) <- ADD RSI, r13; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low RDI <- ADCX (cx77), RDI, 0x0; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high @@ -46,7 +52,8 @@ RDI <- ADX RDI, c0; // bucket: x31_high + x33_high + x35_high + x68_high + x77_h RDI <- SHR RSI:RDI, 0x33; // x78 = x77_low:x77_high >> 0x33 r15, (cx80) <- ADD r15, RDI; // bucket: x38_low + x40_low + x42_low + x44_low + x80_low RSI <- AND RSI, 0x7ffffffffffff; // x79 = x77_low & 0x7ffffffffffff -RDX <- LOAD x11;r12:r13 <- MULX RDX, r14; // x30_tmp = x11 * x13 +RDX <- LOAD x11; +r12:r13 <- MULX RDX, r14; // x30_tmp = x11 * x13 RDI <- ADX RDI, r13; // bucket: x31_high + x33_high + x35_high + x68_high + x77_high RSI, (cx77) <- ADC (cx77), RSI, r12; // bucket: x31_low + x33_low + x35_low + x68_low + x77_low r13:r12 <- MULX RDX, r11; // x39_tmp = x11 * x15 @@ -62,7 +69,8 @@ r9, (cx71) <- ADC (cx71), r9, r13; // bucket: x23_low + x58_low + x60_low + x62_ r12:r13 <- MULX RDX, RDI; // x65_tmp = x48 * x18 r8 <- ADX r8, r13; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high RBP, (cx74) <- ADC (cx74), RBP, r12; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low -RDX <- LOAD x9;r13:r12 <- MULX RDX, r14; // x25_tmp = x9 * x13 +RDX <- LOAD x9; +r13:r12 <- MULX RDX, r14; // x25_tmp = x9 * x13 r8 <- ADX r8, r12; // bucket: x26_high + x28_high + x64_high + x66_high + x74_high RBP, (cx74) <- ADC (cx74), RBP, r13; // bucket: x26_low + x28_low + x64_low + x66_low + x74_low r12:r13 <- MULX RDX, r11; // x34_tmp = x9 * x15 @@ -78,7 +86,8 @@ r15, (cx56) <- ADC (cx56), r15, r12; // bucket: x50_low + x52_low + x54_low + x5 r13:r12 <- MULX RDX, RDI; // x59_tmp = x47 * x18 r10 <- ADX r10, r12; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high r9, (cx71) <- ADC (cx71), r9, r13; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low -RDX <- LOAD x7;r12:r13 <- MULX RDX, r14; // x22_tmp = x7 * x13 +RDX <- LOAD x7; +r12:r13 <- MULX RDX, r14; // x22_tmp = x7 * x13 r10 <- ADX r10, r13; // bucket: x23_high + x58_high + x60_high + x62_high + x71_high r9, (cx71) <- ADC (cx71), r9, r12; // bucket: x23_low + x58_low + x60_low + x62_low + x71_low r13:r12 <- MULX RDX, r11; // x27_tmp = x7 * x15 @@ -94,7 +103,8 @@ RDX <- MULX RDX, 0x13; // x46 = x7 * 0x13 r12:r13 <- MULX RDX, RDI; // x51_tmp = x46 * x18 r11 <- ADX r11, r13; // bucket: x50_high + x52_high + x54_high + x56_high r15, (cx56) <- ADC (cx56), r15, r12; // bucket: x50_low + x52_low + x54_low + x56_low -RDX <- LOAD x5;r13:r12 <- MULX RDX, r14; // x20_tmp = x5 * x13 +RDX <- LOAD x5; +r13:r12 <- MULX RDX, r14; // x20_tmp = x5 * x13 r11 <- ADX r11, r12; // bucket: x50_high + x52_high + x54_high + x56_high r15, (cx56) <- ADC (cx56), r15, r13; // bucket: x50_low + x52_low + x54_low + x56_low r12:r13 <- MULX RDX, r11; // x21_tmp = x5 * x15 diff --git a/etc/compile-by-zinc/make-graph-with-reg-by-ac-buckets.py b/etc/compile-by-zinc/make-graph-with-reg-by-ac-buckets.py index 5f13b28a5..6396cb6ed 100755 --- a/etc/compile-by-zinc/make-graph-with-reg-by-ac-buckets.py +++ b/etc/compile-by-zinc/make-graph-with-reg-by-ac-buckets.py @@ -486,7 +486,7 @@ def schedule(input_data, existing, emit_vars): ret += ('// Convention is low_reg:high_reg\n') for node in emit_vars: if node['op'] == 'INPUT': - ret += ('%s <- LOAD %s;' % (existing[node['out']], node['out'])) + ret += ('%s <- LOAD %s;\n' % (existing[node['out']], node['out'])) elif node['op'] == '*' and len(node['deps']) == 2: ret += ('%s <- MULX %s, %s; // %s = %s * %s\n' % (existing[node['out']], -- cgit v1.2.3